Structure design challenge in nano-cmos device.

Sanudin, Rahmat and Morsin, Marlia and Sulong, Muhammad Suhaimi (2008) Structure design challenge in nano-cmos device. In: International Conference on Electronic Design (ICED 2008), 1 - 3 December 2008, Penang, Malaysia.

[img]
Preview
PDF
136Kb

Abstract

This paper intends to report the problems and challenges that lie ahead in transistor design methodology in nano-CMOS structure. Thus, it is desired to see the options in improving the device design on top of continuing the scaling process of transistor in the next few years to come. The main concern is to see how the transistors behave as the size of device shrinks down to below 100nm range. Besides, the demand of future generations is expected as a result of more compact of digital circuit. It is concluded that although several problems surfaces as the transistor enters the nano- CMOS era, there are excellent options to solve those problems and thus could help to reduce the transistor size and yet uncompromised the device performance.

Item Type:Conference or Workshop Item (Paper)
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering > TK7800-8360 Electronics
Divisions:Faculty of Electrical and Electronic Engineering > Department of Electronic Engineering
ID Code:2259
Deposited By:Mrs Hasliza Hamdan
Deposited On:29 Mar 2012 12:43
Last Modified:29 Mar 2012 12:43

Repository Staff Only: item control page